Welcome to Bulldog IT

Bulldog IT – 700001 – CPU

Bulldog IT – 700001 – CPU

Summary Info

Processor(s)

Processor Name – Intel Xeon E5-2630 v4
Number Of Processor Packages (Physical) – 2
Number Of Processor Cores – 20
Number Of Logical Processors – 40
Original Processor Frequency – 2200.0 MHz
CPU Brand Name – Intel(R) Xeon(R) CPU E5-2630 v4 @ 2.20GHz

Full Item Description

Bulldog IT – Report
BulldogIT.co.uk
Content:
  • CPU


  • BULLDOGIT-CO-UK
    Central Processor(s)

     
    [CPU Unit Count]
    Number Of Processor Packages (Physical):2
    Number Of Processor Cores:20
    Number Of Logical Processors:40


    Intel Xeon E5-2630 v4

     
    [General Information]
    Processor Name:Intel Xeon E5-2630 v4
    Original Processor Frequency:2200.0 MHz
    Original Processor Frequency [MHz]:2200
     
    CPU ID:000406F1
    CPU Brand Name:Intel(R) Xeon(R) CPU E5-2630 v4 @ 2.20GHz
    CPU Vendor:GenuineIntel
    CPU Stepping:R0
    CPU Code Name:Broadwell-EP
    CPU Technology:14 nm
    CPU S-Spec:SR2R7
    CPU Thermal Design Power (TDP):85.0 W
    CPU Thermal Design Current (TDC):98.0 A
    CPU Power Limits (Max):Power = 170.00 W, Time = 40.00 sec
    CPU Power Limit 1 (Long Duration)/Processor Base Power (PBP):Power = 85.00 W, Time = 1.00 sec [Unlocked]
    CPU Power Limit 2 (Short Duration)/Maximum Turbo Power (MTP):Power = 102.00 W, Time = 7.81 ms [Unlocked]
    Configurable TDP Level 1 (Down):85.00 W (21.00 W – 170.00 W), 1800 MHz
    Current Configurable TDP Level:Nominal (Legacy) [Unlocked]
    CPU Max. Junction Temperature (Tj,max):90 °C
    CPU Type:Production Unit
    CPU Platform:Socket R3 (LGA2011-3)
    Microcode Update Revision:B000040
     
    Number of CPU Cores:10
    Number of Logical CPUs:20
     
    [Operating Points]
    CPU MFM (Low Power):800.0 MHz = 8 x 100.0 MHz
    CPU LFM (Minimum):1200.0 MHz = 12 x 100.0 MHz
    CPU HFM (Base):2200.0 MHz = 22 x 100.0 MHz
    CPU Turbo Max:3100.0 MHz = 31 x 100.0 MHz [Unlocked]
    Turbo Ratio Limits – IA/SSE, Fused:31x (1-2c), 29x (3c), 28x (4c), 27x (5c), 26x (6c), 25x (7c), 24x (8-10c)
    Turbo Ratio Limits – IA/SSE, Resolved:31x (1-2c), 29x (3c), 28x (4c), 27x (5c), 26x (6c), 25x (7c), 24x (8-10c)
    Turbo Ratio Limits – AVX2, Fused:31x (1-2c), 29x (3c), 28x (4c), 27x (5c), 26x (6c), 25x (7c), 24x (8-10c)
    Turbo Ratio Limits – AVX2, Resolved:31x (1-2c), 29x (3c), 28x (4c), 27x (5c), 26x (6c), 25x (7c), 24x (8-10c)
    CPU Current:3092.9 MHz = 31 x 99.8 MHz @ 1.0162 V
    LLC/Ring Maximum:2700.0 MHz = 27.00 x 100.0 MHz
    LLC/Ring Current:1197.2 MHz = 12.00 x 99.8 MHz
     
    CPU Bus Type:Intel QuickPath Interconnect (QPI) v1.1
    Number of QPI Links per CPU:2
    Maximum Supported QPI Link Clock:4000 MHz (8.00 GT/s)
    Current QPI Link Clock:4000 MHz (8.00 GT/s)
     
    CPU Bus Type:Intel Direct Media Interface (DMI) v2.0
    Maximum DMI Link Speed:5.0 GT/s
    Current DMI Link Speed:5.0 GT/s
     
    [IA Overclocking]
    Voltage Offset:Not Supported
    Voltage Override:Supported
    Ratio Overclocking:Not Supported
    Fused Ratio Limit:31x
    OC Ratio Limit:N/A
    Voltage Mode:Adaptive
    Voltage Offset:0 mV
    [CLR (CBo/LLC/Ring) Overclocking]
    Voltage Offset:Not Supported
    Voltage Override:Supported
    Ratio Overclocking:Not Supported
    Fused Ratio Limit:27x
    OC Ratio Limit:N/A
    Voltage Mode:Adaptive
    Voltage Offset:0 mV
    [Uncore/SA Overclocking]
    Voltage Offset:Not Supported
    Voltage Override:Not Supported
    Ratio Overclocking:Not Supported
    Fused Ratio Limit:N/A
    OC Ratio Limit:N/A
    Voltage Mode:Adaptive
    Voltage Offset:0 mV
    [Analog IO Overclocking]
    Voltage Offset:Not Supported
    Voltage Override:Not Supported
    Ratio Overclocking:Not Supported
    Fused Ratio Limit:N/A
    OC Ratio Limit:N/A
    Voltage Mode:Adaptive
    Voltage Offset:0 mV
     
    [Cache and TLB]
    L1 Cache:Instruction: 10 x 32 KBytes, Data: 10 x 32 KBytes
    L2 Cache:Integrated: 10 x 256 KBytes
    L3 Cache:25 MBytes
    Instruction TLB:2MB/4MB Pages, Fully associative, 8 entries
    Data TLB:4 KB Pages, 4-way set associative, 64 entries
     
    [Standard Feature Flags]
    FPU on ChipPresent
    Enhanced Virtual-86 ModePresent
    I/O BreakpointsPresent
    Page Size ExtensionsPresent
    Time Stamp CounterPresent
    Pentium-style Model Specific RegistersPresent
    Physical Address ExtensionPresent
    Machine Check ExceptionPresent
    CMPXCHG8B InstructionPresent
    APIC On Chip / PGE (AMD)Present
    Fast System CallPresent
    Memory Type Range RegistersPresent
    Page Global FeaturePresent
    Machine Check ArchitecturePresent
    CMOV InstructionPresent
    Page Attribute TablePresent
    36-bit Page Size ExtensionsPresent
    Processor NumberNot Present
    CLFLUSH InstructionPresent
    Debug Trace and EMON StorePresent
    Internal ACPI SupportPresent
    MMX TechnologyPresent
    Fast FP Save/Restore (IA MMX-2)Present
    Streaming SIMD ExtensionsPresent
    Streaming SIMD Extensions 2Present
    Self-SnoopPresent
    Multi-Threading CapablePresent
    Automatic Clock ControlPresent
    IA-64 ProcessorNot Present
    Signal Break on FERRPresent
    Virtual Machine Extensions (VMX)Present
    Safer Mode Extensions (Intel TXT)Present
    Streaming SIMD Extensions 3Present
    Supplemental Streaming SIMD Extensions 3Present
    Streaming SIMD Extensions 4.1Present
    Streaming SIMD Extensions 4.2Present
    AVX SupportPresent
    Fused Multiply Add (FMA)Present
    Carryless Multiplication (PCLMULQDQ)/GFMULPresent
    CMPXCHG16B SupportPresent
    MOVBE InstructionPresent
    POPCNT InstructionPresent
    XSAVE/XRSTOR/XSETBV/XGETBV InstructionsPresent
    XGETBV/XSETBV OS EnabledPresent
    Float16 InstructionsPresent
    AES Cryptography SupportPresent
    Random Number Read Instruction (RDRAND)Present
    Extended xAPICPresent
    MONITOR/MWAIT SupportPresent
    Thermal Monitor 2Present
    Enhanced SpeedStep TechnologyPresent
    L1 Context IDNot Present
    Send Task Priority Messages DisablingPresent
    Processor Context IDPresent
    Direct Cache AccessPresent
    TSC-deadline TimerPresent
    Performance/Debug Capability MSRPresent
    IA32 Debug Interface SupportPresent
    64-Bit Debug StorePresent
    CPL Qualified Debug StorePresent
    [Extended Feature Flags]
    64-bit ExtensionsPresent
    RDTSCP and TSC_AUX SupportPresent
    1 GB large page supportPresent
    No ExecutePresent
    SYSCALL/SYSRET SupportPresent
    Bit Manipulation Instructions Set 1Present
    Bit Manipulation Instructions Set 2Present
    Advanced Vector Extensions 2 (AVX2)Present
    Advanced Vector Extensions 512 (AVX-512) FoundationNot Present
    AVX-512 Prefetch InstructionsNot Present
    AVX-512 Exponential and Reciprocal InstructionsNot Present
    AVX-512 Conflict Detection InstructionsNot Present
    AVX-512 Doubleword and Quadword InstructionsNot Present
    AVX-512 Byte and Word InstructionsNot Present
    AVX-512 Vector Length ExtensionsNot Present
    AVX-512 52-bit Integer FMA InstructionsNot Present
    Secure Hash Algorithm (SHA) ExtensionsNot Present
    Software Guard Extensions (SGX) SupportNot Present
    Supervisor Mode Execution Protection (SMEP)Present
    Supervisor Mode Access Prevention (SMAP)Present
    Hardware Lock Elision (HLE)Present
    Restricted Transactional Memory (RTM)Present
    Memory Protection Extensions (MPX)Not Present
    Read/Write FS/GS Base InstructionsPresent
    Enhanced Performance String InstructionPresent
    INVPCID InstructionPresent
    RDSEED InstructionPresent
    Multi-precision Add Carry Instructions (ADX)Present
    PCOMMIT InstructionsNot Present
    CLFLUSHOPT InstructionsNot Present
    CLWB InstructionsNot Present
    TSC_THREAD_OFFSETPresent
    Platform Quality of Service Monitoring (PQM)Present
    Platform Quality of Service Enforcement (PQE)Present
    FPU Data Pointer updated only on x87 ExceptionsNot Present
    Deprecated FPU CS and FPU DSPresent
    Intel Processor TracePresent
    PREFETCHWT1 InstructionNot Present
    AVX-512 Vector Bit Manipulation InstructionsNot Present
    AVX-512 Vector Bit Manipulation Instructions 2Not Present
    AVX-512 Galois Fields New InstructionsNot Present
    AVX-512 Vector AESNot Present
    AVX-512 Vector Neural Network InstructionsNot Present
    AVX-512 Bit AlgorithmsNot Present
    AVX-512 Carry-Less Multiplication Quadword (VPCLMULQDQ)Not Present
    AVX-512 Vector POPCNT (VPOPCNTD/VPOPCNTQ)Not Present
    User-Mode Instruction PreventionNot Present
    Protection Keys for User-mode PagesNot Present
    OS Enabled Protection KeysNot Present
    Wait and Pause Enhancements (WAITPKG)Not Present
    Total Memory EncryptionNot Present
    Key LockerNot Present
    57-bit Linear Addresses, 5-level PagingNot Present
    Read Processor IDNot Present
    OS Bus-Lock DetectionNot Present
    Cache Line DemoteNot Present
    MOVDIRI: Direct StoresNot Present
    MOVDIR64B: Direct StoresNot Present
    ENQCMD: Enqueue StoresNot Present
    SGX Launch ConfigurationNot Present
    Protection Keys for Supervisor-Mode PagesNot Present
    Control-Flow Enforcement Technology (CET) Shadow StackNot Present
    Attestation Services for Intel SGXNot Present
    AVX-512 4 x Vector Neural Network Instructions Word Variable PrecisionNot Present
    AVX-512 4 x Fused Multiply Accumulation Packed Single PrecisionNot Present
    Fast Short REP MOVNot Present
    User InterruptsNot Present
    AVX-512 VP2INTERSECT SupportNot Present
    AVX-512 FP16Not Present
    MD_CLEAR SupportPresent
    IA32_MCU_OPT_CTRL MSR SupportNot Present
    Restricted Transactional Memory (RTM) Always AbortNot Present
    Restricted Transactional Memory (RTM) Force AbortNot Present
    SERIALIZENot Present
    Hybrid ProcessorNot Present
    TSX Suspend Load Address TrackingNot Present
    Platform Configuration (PCONFIG)Not Present
    Architectural LBRsNot Present
    Indirect Branch Restricted Speculation (IBRS), Indirect Branch Predictor Barrier (IBPB)Present
    Single Thread Indirect Branch Predictors (STIBP)Present
    L1D_FLUSH SupportPresent
    IA32_ARCH_CAPABILITIES MSRNot Present
    IA32_CORE_CAPABILITIES MSRNot Present
    Speculative Store Bypass Disable (SSBD)Present
    Control-Flow Enforcement Technology (CET) Indirect Branch TrackingNot Present
    Advanced Matrix Extensions (AMX) Tile ArchitectureNot Present
    Advanced Matrix Extensions (AMX) bfloat16 SupportNot Present
    Advanced Matrix Extensions (AMX) 8-bit Integer OperationsNot Present
    SHA512 InstructionsNot Present
    SM3 InstructionsNot Present
    SM4 InstructionsNot Present
    Advanced Matrix Extensions (AMX) FP16 InstructionsNot Present
    AVX (VEX-encoded) Vector Neural Network InstructionsNot Present
    AVX-512 BFLOAT16 InstructionsNot Present
    Fast Zero-Length MOVSBNot Present
    Fast Short STOSBNot Present
    Fast Short CMPSB, SCASBNot Present
    History ResetNot Present
    Linear Address MaskingNot Present
    Linear Address Space SeparationNot Present
    RAO-INT InstructionsNot Present
    CMPccXADD InstructionsNot Present
    Flexible Return and Event Delivery (FRED)Not Present
    LKGS InstructionNot Present
    WRMSRNS InstructionNot Present
    NMI-source ReportingNot Present
    AVX-IFMA InstructionsNot Present
    RD/WR MSRLIST InstructionsNot Present
    INVD Execution Prevention After BIOS-DoneNot Present
    Protected Processor Inventory Number (IA32_PPIN) SupportNot Present
    PBNDKB InstructionNot Present
    AVX-VNNI-INT8 InstructionsNot Present
    AVX-VNNI-INT16 InstructionsNot Present
    AVX-NE-CONVERT InstructionsNot Present
    PREFETCHIT0/1 InstructionsNot Present
    URDMSR/UWRMSR InstructionsNot Present
    AMX-COMPLEX InstructionsNot Present
    CET Supervisor Shadow-StackNot Present
    UIRET SupportNot Present
    Advanced Vector Extensions 10 (AVX10)Not Present
    Advanced Performance Extensions (APX) FoundationNot Present
    Not Exhibiting MXCSR Configuration Dependent Timing (MCDT)Not Present
    UC-Lock Disable FeatureNot Present
     
    [Enhanced Features]
    Thermal Monitor 1:Supported, Enabled
    Thermal Monitor 2:Supported, Enabled
    Enhanced Intel SpeedStep (GV3):Supported, Enabled
    Bi-directional PROCHOT#:N/A
    Extended Auto-HALT State C1E:Enabled
    MLC Streamer PrefetcherSupported, Enabled
    MLC Spatial PrefetcherSupported, Enabled
    DCU Streamer PrefetcherSupported, Enabled
    DCU IP PrefetcherSupported, Enabled
    Intel Dynamic Acceleration (IDA) Technology:Not Supported
    Intel Dynamic FSB Switching:Not Supported
    Intel Turbo Boost Technology:Supported, Enabled
    Programmable Ratio Limits:Supported, Disabled
    Programmable TDC/TDP Limits:Supported, Disabled
    Hardware Duty Cycling:Not Supported
    Intel Speed Select:Supported, Disabled
     
    [CPU Scalable Features]
    GSSE256 Instructions:Enabled
    AES:Enabled
    LT SX (TXT for Servers):Enabled
    LT Production:Enabled
    SMX:Enabled
    VMX:Enabled
    VT-x3:Enabled
    VT Real Mode:Disabled
    VT CPAUSE:Disabled
    Multi-Threading (HT):Enabled
    Programmable TDP Limits:Enabled
    EX Config:Disabled
    EP 4S Config:Disabled
    EP (1S/2S) Config:Enabled
    EN (1S/2S) Config:Disabled
    UP (1S/WS) Config:Disabled
    Memory Channel Mirroring Mode:Enabled
    Memory LT Support:Enabled
    Memory Frequency Support:DDR-2133
    Physical Address Size Supported (Core):46-bit
    Extended APIC (x2APIC):Enabled
    CPU HOT ADD:Disabled
    GV3:Enabled
    Core RAS (Data Poisoning, MCA Recovery):Enabled
    DCA:Enabled
    QPI Link 2:Disabled
    QPI Link 1:Enabled
    QPI Link 0:Enabled
    Maximum Supported QPI Ratio:8.0 GT/s
    NTB:Enabled
    RAID-on-load:Enabled
    PCIe LT SX:Enabled
    PCIe LT:Enabled
    PCIe Gen 3:Enabled
    PCIe DMA:Enabled
    DMI:Enabled
    DDR4:Enabled
    Monroe Technology:Enabled
    SMBus Write Capability:Enabled
    Extended Addressing DIMM:Enabled
    Extended Latency DIMM:Enabled
    Patrol Scrub:Enabled
    Rank Sparing:Enabled
    UDIMM Support:Enabled
    RDIMM Support:Enabled
    DIR:Enabled
    ECC:Enabled
    QR DIMM:Enabled
    LOCKSTEP:Enabled
    CLTT:Enabled
    3N Mode:Enabled
    4Gb DDR3:Enabled
    8Gb DDR3:Enabled
    Memory Channel 0:Enabled
    Memory Channel 1:Enabled
    Memory Channel 2:Enabled
    Memory Channel 3:Enabled
    CPU Stepping:R0
    DRAM Power Meter:Enabled
    DRAM RAPL:Enabled
    PCIe Ratio for BCLK Overclocking:Enabled
    Overclocking:Disabled
    Energy Efficient Turbo:Enabled
    Per-core P-states:Enabled
    Uncore Frequency Scaling (UFS):Enabled
    System Agent Power Management (SAPM) Dynamic Load Line (DLL):Enabled
    Targeted SMI:Enabled
    SMM CPU Save/Restore:Enabled
    SMM Code Access Check:Enabled
    Enhanced MCA:Enabled
    FMA Instructions:Enabled
    Hardware Lock Elison (HLE):Enabled
    Hardware Lock Elison+ (HLE+)/RTM:Enabled
    Voltage Override Overclocking:Disabled
    Cache Allocation Technology (CAT):Enabled
    Cache Monitoring Technology (CMT):Enabled
    BCLK Coarse Ratio Support (PCIe Ratio Changing):Enabled
    Physical Chop:Low-Core Count (LCC)
    Product Type:Broadwell
    PCIE Ratio Change:Enabled
    VMCS Shadowing:Enabled
    FIT Boot:Enabled
    PFAT:Enabled
    Error Spoofing:Disabled
    COD:Disabled
    Haswell New Instructions:Enabled
    Second Home Agent:Disabled
     
    [Memory Ranges]
    Maximum Physical Address Size:46-bit (64 TBytes)
    Maximum Virtual Address Size:48-bit (256 TBytes)
    [MTRRs]
    Range E0000000-100000000 (3584MB-4096MB) Type:Uncacheable (UC)
    Range D0000000-E0000000 (3328MB-3584MB) Type:Uncacheable (UC)
    Range 380000000000-380100000000 (58720256MB-58724352MB) Type:Uncacheable (UC)
    Range CE000000-D0000000 (3296MB-3328MB) Type:Uncacheable (UC)


    Intel Xeon E5-2630 v4

     
    [General Information]
    Processor Name:Intel Xeon E5-2630 v4
    Original Processor Frequency:2200.0 MHz
    Original Processor Frequency [MHz]:2200
     
    CPU ID:000406F1
    CPU Brand Name:Intel(R) Xeon(R) CPU E5-2630 v4 @ 2.20GHz
    CPU Vendor:GenuineIntel
    CPU Stepping:R0
    CPU Code Name:Broadwell-EP
    CPU Technology:14 nm
    CPU S-Spec:SR2R7
    CPU Thermal Design Power (TDP):85.0 W
    CPU Thermal Design Current (TDC):98.0 A
    CPU Power Limits (Max):Power = 170.00 W, Time = 40.00 sec
    CPU Power Limit 1 (Long Duration)/Processor Base Power (PBP):Power = 85.00 W, Time = 1.00 sec [Unlocked]
    CPU Power Limit 2 (Short Duration)/Maximum Turbo Power (MTP):Power = 102.00 W, Time = 7.81 ms [Unlocked]
    Configurable TDP Level 1 (Down):85.00 W (21.00 W – 170.00 W), 1800 MHz
    Current Configurable TDP Level:Nominal (Legacy) [Unlocked]
    CPU Max. Junction Temperature (Tj,max):90 °C
    CPU Type:Production Unit
    CPU Platform:Socket R3 (LGA2011-3)
    Microcode Update Revision:B000040
     
    Number of CPU Cores:10
    Number of Logical CPUs:20
     
    [Operating Points]
    CPU MFM (Low Power):800.0 MHz = 8 x 100.0 MHz
    CPU LFM (Minimum):1200.0 MHz = 12 x 100.0 MHz
    CPU HFM (Base):2200.0 MHz = 22 x 100.0 MHz
    CPU Turbo Max:3100.0 MHz = 31 x 100.0 MHz [Unlocked]
    Turbo Ratio Limits – IA/SSE, Fused:31x (1-2c), 29x (3c), 28x (4c), 27x (5c), 26x (6c), 25x (7c), 24x (8-10c)
    Turbo Ratio Limits – IA/SSE, Resolved:31x (1-2c), 29x (3c), 28x (4c), 27x (5c), 26x (6c), 25x (7c), 24x (8-10c)
    Turbo Ratio Limits – AVX2, Fused:31x (1-2c), 29x (3c), 28x (4c), 27x (5c), 26x (6c), 25x (7c), 24x (8-10c)
    Turbo Ratio Limits – AVX2, Resolved:31x (1-2c), 29x (3c), 28x (4c), 27x (5c), 26x (6c), 25x (7c), 24x (8-10c)
    CPU Current:3094.0 MHz = 31 x 99.8 MHz @ 1.0244 V
    LLC/Ring Maximum:2700.0 MHz = 27.00 x 100.0 MHz
    LLC/Ring Current:2694.8 MHz = 27.00 x 99.8 MHz
     
    CPU Bus Type:Intel QuickPath Interconnect (QPI) v1.1
    Number of QPI Links per CPU:2
    Maximum Supported QPI Link Clock:4000 MHz (8.00 GT/s)
    Current QPI Link Clock:4000 MHz (8.00 GT/s)
     
    CPU Bus Type:Intel Direct Media Interface (DMI) v2.0
    Maximum DMI Link Speed:5.0 GT/s
    Current DMI Link Speed:5.0 GT/s
     
    [IA Overclocking]
    Voltage Offset:Not Supported
    Voltage Override:Supported
    Ratio Overclocking:Not Supported
    Fused Ratio Limit:31x
    OC Ratio Limit:N/A
    Voltage Mode:Adaptive
    Voltage Offset:0 mV
    [CLR (CBo/LLC/Ring) Overclocking]
    Voltage Offset:Not Supported
    Voltage Override:Supported
    Ratio Overclocking:Not Supported
    Fused Ratio Limit:27x
    OC Ratio Limit:N/A
    Voltage Mode:Adaptive
    Voltage Offset:0 mV
    [Uncore/SA Overclocking]
    Voltage Offset:Not Supported
    Voltage Override:Not Supported
    Ratio Overclocking:Not Supported
    Fused Ratio Limit:N/A
    OC Ratio Limit:N/A
    Voltage Mode:Adaptive
    Voltage Offset:0 mV
    [Analog IO Overclocking]
    Voltage Offset:Not Supported
    Voltage Override:Not Supported
    Ratio Overclocking:Not Supported
    Fused Ratio Limit:N/A
    OC Ratio Limit:N/A
    Voltage Mode:Adaptive
    Voltage Offset:0 mV
     
    [Cache and TLB]
    L1 Cache:Instruction: 10 x 32 KBytes, Data: 10 x 32 KBytes
    L2 Cache:Integrated: 10 x 256 KBytes
    L3 Cache:25 MBytes
    Instruction TLB:2MB/4MB Pages, Fully associative, 8 entries
    Data TLB:4 KB Pages, 4-way set associative, 64 entries
     
    [Standard Feature Flags]
    FPU on ChipPresent
    Enhanced Virtual-86 ModePresent
    I/O BreakpointsPresent
    Page Size ExtensionsPresent
    Time Stamp CounterPresent
    Pentium-style Model Specific RegistersPresent
    Physical Address ExtensionPresent
    Machine Check ExceptionPresent
    CMPXCHG8B InstructionPresent
    APIC On Chip / PGE (AMD)Present
    Fast System CallPresent
    Memory Type Range RegistersPresent
    Page Global FeaturePresent
    Machine Check ArchitecturePresent
    CMOV InstructionPresent
    Page Attribute TablePresent
    36-bit Page Size ExtensionsPresent
    Processor NumberNot Present
    CLFLUSH InstructionPresent
    Debug Trace and EMON StorePresent
    Internal ACPI SupportPresent
    MMX TechnologyPresent
    Fast FP Save/Restore (IA MMX-2)Present
    Streaming SIMD ExtensionsPresent
    Streaming SIMD Extensions 2Present
    Self-SnoopPresent
    Multi-Threading CapablePresent
    Automatic Clock ControlPresent
    IA-64 ProcessorNot Present
    Signal Break on FERRPresent
    Virtual Machine Extensions (VMX)Present
    Safer Mode Extensions (Intel TXT)Present
    Streaming SIMD Extensions 3Present
    Supplemental Streaming SIMD Extensions 3Present
    Streaming SIMD Extensions 4.1Present
    Streaming SIMD Extensions 4.2Present
    AVX SupportPresent
    Fused Multiply Add (FMA)Present
    Carryless Multiplication (PCLMULQDQ)/GFMULPresent
    CMPXCHG16B SupportPresent
    MOVBE InstructionPresent
    POPCNT InstructionPresent
    XSAVE/XRSTOR/XSETBV/XGETBV InstructionsPresent
    XGETBV/XSETBV OS EnabledPresent
    Float16 InstructionsPresent
    AES Cryptography SupportPresent
    Random Number Read Instruction (RDRAND)Present
    Extended xAPICPresent
    MONITOR/MWAIT SupportPresent
    Thermal Monitor 2Present
    Enhanced SpeedStep TechnologyPresent
    L1 Context IDNot Present
    Send Task Priority Messages DisablingPresent
    Processor Context IDPresent
    Direct Cache AccessPresent
    TSC-deadline TimerPresent
    Performance/Debug Capability MSRPresent
    IA32 Debug Interface SupportPresent
    64-Bit Debug StorePresent
    CPL Qualified Debug StorePresent
    [Extended Feature Flags]
    64-bit ExtensionsPresent
    RDTSCP and TSC_AUX SupportPresent
    1 GB large page supportPresent
    No ExecutePresent
    SYSCALL/SYSRET SupportPresent
    Bit Manipulation Instructions Set 1Present
    Bit Manipulation Instructions Set 2Present
    Advanced Vector Extensions 2 (AVX2)Present
    Advanced Vector Extensions 512 (AVX-512) FoundationNot Present
    AVX-512 Prefetch InstructionsNot Present
    AVX-512 Exponential and Reciprocal InstructionsNot Present
    AVX-512 Conflict Detection InstructionsNot Present
    AVX-512 Doubleword and Quadword InstructionsNot Present
    AVX-512 Byte and Word InstructionsNot Present
    AVX-512 Vector Length ExtensionsNot Present
    AVX-512 52-bit Integer FMA InstructionsNot Present
    Secure Hash Algorithm (SHA) ExtensionsNot Present
    Software Guard Extensions (SGX) SupportNot Present
    Supervisor Mode Execution Protection (SMEP)Present
    Supervisor Mode Access Prevention (SMAP)Present
    Hardware Lock Elision (HLE)Present
    Restricted Transactional Memory (RTM)Present
    Memory Protection Extensions (MPX)Not Present
    Read/Write FS/GS Base InstructionsPresent
    Enhanced Performance String InstructionPresent
    INVPCID InstructionPresent
    RDSEED InstructionPresent
    Multi-precision Add Carry Instructions (ADX)Present
    PCOMMIT InstructionsNot Present
    CLFLUSHOPT InstructionsNot Present
    CLWB InstructionsNot Present
    TSC_THREAD_OFFSETPresent
    Platform Quality of Service Monitoring (PQM)Present
    Platform Quality of Service Enforcement (PQE)Present
    FPU Data Pointer updated only on x87 ExceptionsNot Present
    Deprecated FPU CS and FPU DSPresent
    Intel Processor TracePresent
    PREFETCHWT1 InstructionNot Present
    AVX-512 Vector Bit Manipulation InstructionsNot Present
    AVX-512 Vector Bit Manipulation Instructions 2Not Present
    AVX-512 Galois Fields New InstructionsNot Present
    AVX-512 Vector AESNot Present
    AVX-512 Vector Neural Network InstructionsNot Present
    AVX-512 Bit AlgorithmsNot Present
    AVX-512 Carry-Less Multiplication Quadword (VPCLMULQDQ)Not Present
    AVX-512 Vector POPCNT (VPOPCNTD/VPOPCNTQ)Not Present
    User-Mode Instruction PreventionNot Present
    Protection Keys for User-mode PagesNot Present
    OS Enabled Protection KeysNot Present
    Wait and Pause Enhancements (WAITPKG)Not Present
    Total Memory EncryptionNot Present
    Key LockerNot Present
    57-bit Linear Addresses, 5-level PagingNot Present
    Read Processor IDNot Present
    OS Bus-Lock DetectionNot Present
    Cache Line DemoteNot Present
    MOVDIRI: Direct StoresNot Present
    MOVDIR64B: Direct StoresNot Present
    ENQCMD: Enqueue StoresNot Present
    SGX Launch ConfigurationNot Present
    Protection Keys for Supervisor-Mode PagesNot Present
    Control-Flow Enforcement Technology (CET) Shadow StackNot Present
    Attestation Services for Intel SGXNot Present
    AVX-512 4 x Vector Neural Network Instructions Word Variable PrecisionNot Present
    AVX-512 4 x Fused Multiply Accumulation Packed Single PrecisionNot Present
    Fast Short REP MOVNot Present
    User InterruptsNot Present
    AVX-512 VP2INTERSECT SupportNot Present
    AVX-512 FP16Not Present
    MD_CLEAR SupportPresent
    IA32_MCU_OPT_CTRL MSR SupportNot Present
    Restricted Transactional Memory (RTM) Always AbortNot Present
    Restricted Transactional Memory (RTM) Force AbortNot Present
    SERIALIZENot Present
    Hybrid ProcessorNot Present
    TSX Suspend Load Address TrackingNot Present
    Platform Configuration (PCONFIG)Not Present
    Architectural LBRsNot Present
    Indirect Branch Restricted Speculation (IBRS), Indirect Branch Predictor Barrier (IBPB)Present
    Single Thread Indirect Branch Predictors (STIBP)Present
    L1D_FLUSH SupportPresent
    IA32_ARCH_CAPABILITIES MSRNot Present
    IA32_CORE_CAPABILITIES MSRNot Present
    Speculative Store Bypass Disable (SSBD)Present
    Control-Flow Enforcement Technology (CET) Indirect Branch TrackingNot Present
    Advanced Matrix Extensions (AMX) Tile ArchitectureNot Present
    Advanced Matrix Extensions (AMX) bfloat16 SupportNot Present
    Advanced Matrix Extensions (AMX) 8-bit Integer OperationsNot Present
    SHA512 InstructionsNot Present
    SM3 InstructionsNot Present
    SM4 InstructionsNot Present
    Advanced Matrix Extensions (AMX) FP16 InstructionsNot Present
    AVX (VEX-encoded) Vector Neural Network InstructionsNot Present
    AVX-512 BFLOAT16 InstructionsNot Present
    Fast Zero-Length MOVSBNot Present
    Fast Short STOSBNot Present
    Fast Short CMPSB, SCASBNot Present
    History ResetNot Present
    Linear Address MaskingNot Present
    Linear Address Space SeparationNot Present
    RAO-INT InstructionsNot Present
    CMPccXADD InstructionsNot Present
    Flexible Return and Event Delivery (FRED)Not Present
    LKGS InstructionNot Present
    WRMSRNS InstructionNot Present
    NMI-source ReportingNot Present
    AVX-IFMA InstructionsNot Present
    RD/WR MSRLIST InstructionsNot Present
    INVD Execution Prevention After BIOS-DoneNot Present
    Protected Processor Inventory Number (IA32_PPIN) SupportNot Present
    PBNDKB InstructionNot Present
    AVX-VNNI-INT8 InstructionsNot Present
    AVX-VNNI-INT16 InstructionsNot Present
    AVX-NE-CONVERT InstructionsNot Present
    PREFETCHIT0/1 InstructionsNot Present
    URDMSR/UWRMSR InstructionsNot Present
    AMX-COMPLEX InstructionsNot Present
    CET Supervisor Shadow-StackNot Present
    UIRET SupportNot Present
    Advanced Vector Extensions 10 (AVX10)Not Present
    Advanced Performance Extensions (APX) FoundationNot Present
    Not Exhibiting MXCSR Configuration Dependent Timing (MCDT)Not Present
    UC-Lock Disable FeatureNot Present
     
    [Enhanced Features]
    Thermal Monitor 1:Supported, Enabled
    Thermal Monitor 2:Supported, Enabled
    Enhanced Intel SpeedStep (GV3):Supported, Enabled
    Bi-directional PROCHOT#:N/A
    Extended Auto-HALT State C1E:Enabled
    MLC Streamer PrefetcherSupported, Enabled
    MLC Spatial PrefetcherSupported, Enabled
    DCU Streamer PrefetcherSupported, Enabled
    DCU IP PrefetcherSupported, Enabled
    Intel Dynamic Acceleration (IDA) Technology:Not Supported
    Intel Dynamic FSB Switching:Not Supported
    Intel Turbo Boost Technology:Supported, Enabled
    Programmable Ratio Limits:Supported, Disabled
    Programmable TDC/TDP Limits:Supported, Disabled
    Hardware Duty Cycling:Not Supported
    Intel Speed Select:Supported, Disabled
     
    [CPU Scalable Features]
    GSSE256 Instructions:Enabled
    AES:Enabled
    LT SX (TXT for Servers):Enabled
    LT Production:Enabled
    SMX:Enabled
    VMX:Enabled
    VT-x3:Enabled
    VT Real Mode:Disabled
    VT CPAUSE:Disabled
    Multi-Threading (HT):Enabled
    Programmable TDP Limits:Enabled
    EX Config:Disabled
    EP 4S Config:Disabled
    EP (1S/2S) Config:Enabled
    EN (1S/2S) Config:Disabled
    UP (1S/WS) Config:Disabled
    Memory Channel Mirroring Mode:Enabled
    Memory LT Support:Enabled
    Memory Frequency Support:DDR-2133
    Physical Address Size Supported (Core):46-bit
    Extended APIC (x2APIC):Enabled
    CPU HOT ADD:Disabled
    GV3:Enabled
    Core RAS (Data Poisoning, MCA Recovery):Enabled
    DCA:Enabled
    QPI Link 2:Disabled
    QPI Link 1:Enabled
    QPI Link 0:Enabled
    Maximum Supported QPI Ratio:8.0 GT/s
    NTB:Enabled
    RAID-on-load:Enabled
    PCIe LT SX:Enabled
    PCIe LT:Enabled
    PCIe Gen 3:Enabled
    PCIe DMA:Enabled
    DMI:Enabled
    DDR4:Enabled
    Monroe Technology:Enabled
    SMBus Write Capability:Enabled
    Extended Addressing DIMM:Enabled
    Extended Latency DIMM:Enabled
    Patrol Scrub:Enabled
    Rank Sparing:Enabled
    UDIMM Support:Enabled
    RDIMM Support:Enabled
    DIR:Enabled
    ECC:Enabled
    QR DIMM:Enabled
    LOCKSTEP:Enabled
    CLTT:Enabled
    3N Mode:Enabled
    4Gb DDR3:Enabled
    8Gb DDR3:Enabled
    Memory Channel 0:Enabled
    Memory Channel 1:Enabled
    Memory Channel 2:Enabled
    Memory Channel 3:Enabled
    CPU Stepping:R0
    DRAM Power Meter:Enabled
    DRAM RAPL:Enabled
    PCIe Ratio for BCLK Overclocking:Enabled
    Overclocking:Disabled
    Energy Efficient Turbo:Enabled
    Per-core P-states:Enabled
    Uncore Frequency Scaling (UFS):Enabled
    System Agent Power Management (SAPM) Dynamic Load Line (DLL):Enabled
    Targeted SMI:Enabled
    SMM CPU Save/Restore:Enabled
    SMM Code Access Check:Enabled
    Enhanced MCA:Enabled
    FMA Instructions:Enabled
    Hardware Lock Elison (HLE):Enabled
    Hardware Lock Elison+ (HLE+)/RTM:Enabled
    Voltage Override Overclocking:Disabled
    Cache Allocation Technology (CAT):Enabled
    Cache Monitoring Technology (CMT):Enabled
    BCLK Coarse Ratio Support (PCIe Ratio Changing):Enabled
    Physical Chop:Low-Core Count (LCC)
    Product Type:Broadwell
    PCIE Ratio Change:Enabled
    VMCS Shadowing:Enabled
    FIT Boot:Enabled
    PFAT:Enabled
    Error Spoofing:Disabled
    COD:Disabled
    Haswell New Instructions:Enabled
    Second Home Agent:Disabled
     
    [Memory Ranges]
    Maximum Physical Address Size:46-bit (64 TBytes)
    Maximum Virtual Address Size:48-bit (256 TBytes)
    [MTRRs]
    Range E0000000-100000000 (3584MB-4096MB) Type:Uncacheable (UC)
    Range D0000000-E0000000 (3328MB-3584MB) Type:Uncacheable (UC)
    Range 380000000000-380100000000 (58720256MB-58724352MB) Type:Uncacheable (UC)
    Range CE000000-D0000000 (3296MB-3328MB) Type:Uncacheable (UC)